### AN2021

### INTRODUCTION

Thermal considerations by both supplier and user require more attention as package sizes shrink and operating frequencies increase. This is because an increase in junction temperature  $(T_j)$  can adversely affect the long term operating life of an IC. Some of the variables that affect  $T_j$  are controlled by the IC manufacturer while others are controlled by the system designer.

With increasingly frequent use of Surface Mount Device (SMD) technology, management of thermal characteristics becomes a growing concern. Not only are the SMD packages much smaller, but the thermal energy is concentrated more densely on the printed circuit board.

### FAST PRODUCTS IN SSOP PACKAGE

The FAST product family is a high performance Bipolar Logic Family. In the SMD packages, such as SSOP, it is necessary to estimate operating junction temperatures of the FAST products in the system environment. The information provided herein should assist the system designer with thermal management considerations.

### POWER DISSIPATION

The power dissipation equations, definition of terms and the assumptions made in estimating power dissipation are shown below.

The total power is the sum of the static power and dynamic power.

P<sub>total</sub> = P<sub>static</sub> + P<sub>dynamic</sub>.

#### Table 1. FAST Products in SSOP Package

The equation for static power dissipation is,

 $P_{stat} = (V_{CC} \times I_{CC})$ 

where:

but since  $I_{CCH},\,I_{CCL}$  and  $I_{CCZ}$  are different values, the equation becomes,

#### $P_{stat} = V_{CC}[DC_{en}(N_H \times I_{CCH}/N_T + N_L \times I_{CCL}/N_T) + (1-DC_{en})I_{CCZ}]$

| DC <sub>en</sub> | = % duty cycle enabled            |
|------------------|-----------------------------------|
| N <sub>H</sub>   | = number of outputs in high state |
| NL               | = number of outputs in low state  |
| NT               | = total number of outputs.        |

The equation for the dynamic power dissipation is,

| P <sub>dy</sub> | $n = [DC_{en} \times I] + [DC_{en} \times N]$ | $ \begin{split} &N_{SW} \mathrel{x} V_{CC} \mathrel{x} f1 \mathrel{x} (V_{OH} - V_{OL}) \mathrel{x} C_{L} ] \\ &J_{SW} \mathrel{\times} V_{CC} \mathrel{\times} f2 \mathrel{\times} (ma/MH_{Z}/bit) ] \mathrel{\times} 10^{-3} \end{split} $ |
|-----------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| where:          | DC <sub>en</sub>                              | = % duty cycle enabled                                                                                                                                                                                                                       |
|                 | N <sub>sw</sub>                               | = total number of outputs switching                                                                                                                                                                                                          |
|                 | f1                                            | <ul> <li>operating frequency (in Hz)</li> </ul>                                                                                                                                                                                              |
|                 | f2                                            | <ul> <li>operating frequency (in MHz)</li> </ul>                                                                                                                                                                                             |
|                 | CL                                            | = external load capacitance (in F)                                                                                                                                                                                                           |
|                 | mA/MHz/b                                      | it = slope of the loc vs frequency curve.                                                                                                                                                                                                    |

### Thermal Resistance ( $\Theta_{ja}$ )

The ability of a package to conduct heat from the IC chip inside the package to the environment is expressed in terms of "thermal resistance". It is measured in degrees Centigrade per watt of power dissipated by the chip. Table 1 lists some thermal resistance values for selected FAST products in SSOP packages. The values listed were measured in still air with no traces attached (worst case environment).

| PRODUCT | PIN<br>COUNT | Θ <sub>ja</sub> | mA/MHz/bit (unloaded) |
|---------|--------------|-----------------|-----------------------|
| 74F245  | 20           | 125             | 0.158                 |
| 74F244  | 20           | 127             | 0.125                 |
| 74F2244 | 20           | 127             | 0.045                 |
| 74F373  | 20           | 125             | 0.158                 |
| 74F374  | 20           | 125             | 0.102                 |
| 74F543  | 24           | 118             | 0.512*                |
| 74F827  | 24           | 121             | 0.125                 |
| 74F240  | 20           | 124             | 0.275                 |
| 74F299  | 20           | 121             | 0.183                 |
| 74F533  | 20           | 124             | 0.129                 |
| 74F657  | 24           | 113             | 0.202                 |

The 74F543 I<sub>CC</sub> vs Frequency slope increases above 20 MHz. From 20 MHz to 30 MHz, slope = 1.64. From 30 MHz to 40 MHz, slope = 2.55.

### AN2021

### FACTORS AFFECTING $\Theta_{ja}$

For a given package and lead frame, some factors which affect the thermal resistance ( $\Theta_{ja}$ ) in the application include (1) the die size of the IC chip, (2) the length of the printed circuit board traces attached to IC package on the system board and (3) the amount of airflow across the package.

Figure 1 through Figure 7 provide  $\Theta_{ja}$  information for the 20 and 24 pin packages as a function of die size, airflow and trace length.

#### A SAMPLE CALCULATION

An example for the 74F244. Junction temperature is estimated from the equation:

 $\begin{array}{rcl} \mathsf{T}_{j} &= & (\Theta_{ja} \times \mathsf{P}_{total}) + \mathsf{T}_{amb} \\ \mathsf{P}_{total} &= & \mathsf{P}_{stat} + \mathsf{P}_{dyn} \end{array}$ 

Assuming the number of outputs High = 4,  $V_{CC}$  at 5.25V, the enable duty cycle (DC<sub>en</sub>) = 50%, and worst case I<sub>CC</sub>'s (I<sub>CCL</sub> = 90 mA, I<sub>CCH</sub> = 60 mA, I<sub>CCZ</sub> = 90 mA) the static power calculation is:

$$\begin{split} \mathsf{P}_{\mathsf{stat}} &= (5.25)\{(0.50)[(4)(0.060)/8 + (4)(0.090)/8] + \\ (1-0.50)(0.090)\} \\ &= (5.25)[(0.0150) + (0.0225) + (0.045)] \end{split}$$

Assuming the following,

| DCe   | n= | 50%                              | N <sub>SW</sub> | =     | 4     |
|-------|----|----------------------------------|-----------------|-------|-------|
| f1    | =  | 25 x 10 <sup>6</sup> Hz          | V <sub>CC</sub> | =     | 5.25V |
| f2    | =  | 25 MHz                           | ma/MHz/b        | oit = | 0.26  |
| $C_L$ | =  | 50 pf (50 x 10 <sup>-12</sup> F) | VOH             | =     | 3.4V  |
|       |    |                                  | VOL             | =     | 0.4V  |

the P<sub>dyn</sub> becomes:

$$\begin{split} \mathsf{P}_{dyn} = & [(50\%)(4)(5.25)(25x10^6)(3.4-0.4)(50x10^{-12})] + \\ & [(50\%)(4)(5.25)(25)(0.26)](10^{-3}) \end{split}$$

= (0.0394) + (0.0682)

= 0.108 watts

 $P_{total} = 0.433 + 0.108 = 0.541$  watts

The junction temperature estimation then becomes:

$$\Gamma_j = (127)(0.541) + T_{amb}$$
  
= 69 + T<sub>amb</sub>

If the system ambient temperature is 55°C, then

With the junction temperature of a device established for a given system environment the expected operating life of the IC can be determined from the graph in Figure 6.

### SYSTEM CONSIDERATIONS

The manner in which an IC package is mounted and positioned in its surrounding environment will have significant effects on operating junction temperatures. These conditions are under the control of the system designer and are worthy of serious consideration in the PC board layout and system ventilation and airflow features.

Forced-air cooling will significantly reduce thermal resistance.

Package mounting can affect thermal resistance. Surface mount packages dissipate significant amounts of heat through the leads that attach to the traces. Trace length is another significant factor.

Thermally conductive adhesive under the surface mount packages can lower thermal resistance by providing a direct heat path from the package to the board.





Figure 1.

SSOP20 Øja vs Airflow



Figure 2.

AN2021

Application note

AN2021

SSOP24 @ja vs Die Size



Figure 3.





Effect of Trace Length on  $\Theta$  ja

Figure 5.

Application note



### FAST IN SSOP - ESTIMATED ONSET TO FAILURE (0.1% CUMULATIVE)

Figure 6.

Application note